# Instruction-Level Parallelism: Part I

(Chapter 3)

## **Outline**

- Instruction-Level Parallelism: Concepts and Challenges
- Overcoming Data Hazards with Dynamic Scheduling
- Dynamic Scheduling: Examples and the Algorithm
- Reducing Branch Costs with Dynamic hardware Prediction
- High-Performance Instruction Delivery
- Taking Advantage of More ILP with Multiple issue
- Hardware-Based Speculation
- Explicit Register Renaming

## Instruction-Level Parallelism: Concepts and Challenges

Processors use pipelining to overlap the execution of instructions and improve performance. This potential overlap among instructions is called **instruction-level parallelism (ILP).** 

Determining how one instruction depends on another is critical to determining how much parallelism exists in a program and how that parallelism can be exploited.

There are 3 different types of dependences: data dependences, name dependences, and control dependences.

## Data dependences

An instruction j is data dependent on instruction i if either of the following holds:

- 1. Instruction i produces a result that may be used by instruction j.
- 2. Instruction j is data dependent on instruction k, and instruction k is data dependent on instruction i.

## Name dependences

A name dependence occurs when two instructions use the same register or memory location, called a name, but there is no flow of data between the instructions associated with the name.

There are two types of name dependences between an instruction i precedes instruction j in program order:

- 1. An **antidependence** between instruction i and instruction j occurs when instruction j writes a register or memory location that instruction i reads. The original ordering must be preserved to ensure that i reads the correct value.
- 2. An **output dependence** occurs when instruction i and instruction j write the same register or memory location. The ordering between instructions must be preserved to ensure that the value finally written corresponds j.

A name dependence is not a true dependence. Therefore, instructions involved in a name dependence can execute simultaneously or be re-ordered, if the name (register number of memory location) used in the instruction is changed so that the instructions do not conflict.

This renaming can be more easily done for register operands, where it is called **register renaming**.

### Instruction segment before register renaming:



MUL.D may be completed before ADD.D (WAW hazard)

### Instruction segment after register renaming:



## Control dependences

A control dependence determines the ordering of an instruction, i, with respect to a branch instruction so that the instruction i is executed in correct program order and only when it should be.

# Overcoming Data Hazards with Dynamic Scheduling

In a dynamically scheduled pipeline, all instructions pass through the issue stage in order. However, they can be stalled or bypass each other out of order.

Scoreboarding is a dynamically scheduled pipelining technique. However, it does not use register renaming for eliminating WAR and WAW hazards.

Here we present an algorithm, termed Tomasulo algorithm, which employs the register renaming technique for out of order execution.

In Tomasulo's scheme, the register renaming is accomplished using the **reservation stations**.

The basic idea of the algorithm:

1. A reservation station fetches and buffers **an operand as soon as it is available**, eliminating the need to get the operand from a register.

- 2. Pending instruction designate the reservation station that will provide their inputs.
- 3. When successive writes to a register overlap in execution, only the last one is actually used to update the register.



The basic structure of a RISC-V floating-point unit using Tomasulo's algorithm.

There are only three steps in the Tomasulo's algorithm:

#### 1. Issue $\rightarrow$

Get the next instruction from the head of the instruction queue.

If there is a matching reservation station that is empty, issue the instruction to the station with the operand values, if they are currently in registers.

If there is not an empty reservation station, then there is a structural hazard and the instruction stalls until a station or buffer is freed.

If the operands are **not** in **registers**, **keep track of the reservation stations that will produce the operands**.

#### 2. Execute→

If one or more of the operands is not yet available, monitor the common data bus while waiting for it to be computed.

When an operand becomes available, it is placed into the corresponding reservation station.

When all operands are available, the operation can be executed at the corresponding functional unit.

#### 3. Write result→

When the result is available, write it on the CDB and from there into registers and into any reservation station waiting for the result. Stores also write data to memory during this step.

Once an instruction has issued and is waiting for a source operand, it refers to the operand by the reservation station number where the instruction that will write the register (operand) has been assigned.

Because there are more reservation stations than actual register numbers, WAW and WAR hazards are eliminated by renaming results using reservation station numbers.

#### Each reservation station has seven fields:

- Op→The operation to perform on source operands S1 and S2.
- Qj, Qk → The reservation stations that will produce the corresponding source operand; a zero value indicates that the source operand is already available in Vj or Vk, or is unnecessary.
- Vj, Vk → The value of the source operands. Note that only one of the V field or the Q field is valid for each operand. For loads, the Vk field is used to hold the offset field.

A → used to hold information for the memory address calculation for a load or store. Initially, the immediate field of the instruction is stored here; after the address calculation, the effective address is stored here.

Busy → indicates that this reservation station and its accompanying functional unit are occupied.

#### The register file has a field, Qi:

Qi → the number of reservation station that contains the operation whose result should be stored into this register. If the value Qi is blank (or 0), no currently active instruction is computing a result destined for this register, meaning that the value is simply the register content.

#### Example:

Consider again the following code sequence

```
L.D F6,34(R2)
L.D F2,45(R3)
MUL.D F0,F2,F4
SUB.D F8,F6,F2
DIV.D F10,F0,F6
ADD.D F6,F8,F2
```

Show what the status table looks like for the execution of each instruction.

```
Assume 2 clocks for Fl.pt. ADD, SUB;
10 clocks for MULT;
40 clocks for DIV.
```







Note: Can have multiple loads outstanding



Load1 completing; what is waiting for Load1?



Load2 completing; what is waiting for Load2?

### "Two ships passing in the night" problem

What happens if an instruction is being passed to a reservation station during the same clock period as one of its operands is going onto the CDB?

Before an instruction is in a reservation station, the operands can be fetched from the register file; but once it is in the station, the operands are **always** obtained from the CDB.

Since the instruction and its operand tag are in the transit to the reservation station, the tag cannot be matched against the tag on the CDB.

So there is a possibility that the instruction will then sit in the reservation station forever waiting for its operand, which it just missed.



Timer starts down for Add1, Mult1

| Instructio    | n sta      | tus:     |      |           | Exec  | Write  |       |       |      |         |  |
|---------------|------------|----------|------|-----------|-------|--------|-------|-------|------|---------|--|
| Instruction j |            |          | k    | Issue     | Comp  | Result |       |       | Busy | Address |  |
| LD            | <b>F</b> 6 | 34+      | R2   | 1         | 3     | 4      |       | Loadl | No   |         |  |
| LD            | F2         | 45+      | R3   | 2         | 4     | 5      |       | Load2 | No   |         |  |
| MULTD         | F0         | F2       | F4   | 3         |       |        |       | Load3 | No   |         |  |
| SUBD          | F8         | F6       | F2   | 4         |       |        |       |       |      |         |  |
| DIVD          | F10        | F0       | F6   |           |       |        |       |       |      |         |  |
| ADDD          | F6         | F8       | F2   | 6         |       |        |       |       |      |         |  |
| Reservat      | ion St     | tations  | :    |           | S1    | S2     | RS    | RS    |      |         |  |
|               | Time       | Name     | Busy | Op        | $V_j$ | Vk     | Qj    | Qk    |      |         |  |
|               | 1          | Addl     | Yes  | SUBD      | M(A1) | M(A2)  |       |       |      |         |  |
|               |            | Add2     | Yes  | ADDD      |       | R(F2)  | Addl  |       |      |         |  |
|               |            | Add3     | 1/10 |           |       |        |       |       | •    |         |  |
|               | 9          | Multl    | Yes  | MULTD     | M(A2) | R(F4)  |       |       |      |         |  |
|               |            | Mult2    | Yes  | DIVD      |       | R(F6)  | Multl |       |      |         |  |
| Register      | resuli     | t status | :    |           |       |        |       |       |      |         |  |
| Clock         |            |          |      | $F\theta$ | F2    | F4     | F6    | F8    | F10  | F12     |  |

FU Multl

Add2

Mult2

F30

| Instruction |            | Exec          | Write |           |       |        |       |       |       |         |   |     |
|-------------|------------|---------------|-------|-----------|-------|--------|-------|-------|-------|---------|---|-----|
| Instructio  | n          | j             | k     | Issue     | Comp  | Result |       | _     | Busy  | Address |   |     |
| LD          | <b>F</b> 6 | 34+           | R2    | 1         | 3     | 4      |       | Loadl | No    |         |   |     |
| LD          | F2         | 45+           | R3    | 2         | 4     | 5      |       | Load2 | No    |         |   |     |
| MULTD       | F0         | F2            | F4    | 3         |       | - 1    |       | Load3 | No    |         | j |     |
| SUBD        | F8         | <b>F</b> 6    | F2    | 4         | 7     | - 1    |       |       |       |         |   |     |
| DIVD        | F10        | $\mathbf{F}0$ | F6    | 5         |       | - 1    |       |       |       |         |   |     |
| ADDD        | F6         | F8            | F2    | 6         |       |        |       |       |       |         |   |     |
| Reservati   | ion St     | ations        | :     |           | S1    | .S2    | RS    | R.S   |       |         |   |     |
|             | Time       | Name          | Busy  | Op        | Vj    | Vk     | Qj    | Qk    |       |         |   |     |
|             | 0          | Addl          | Yes   | SUBD      | M(A1) | M(A2)  |       |       |       |         |   |     |
|             |            | Add2          | Yes   | ADDD      |       | M(A2)  | Addl  |       |       |         |   |     |
|             |            | Add3          | No    |           |       |        |       |       |       |         |   |     |
|             | 8          | Multl         | Yes   | MULTD     | M(A2) | R(F4)  |       |       |       |         |   |     |
|             |            | Mult2         | Yes   | DIVD      |       | R(F6)  | Multl |       |       |         |   |     |
| Register    | resuli     | status        | :     |           |       |        |       |       |       |         |   |     |
| Clock       |            |               |       | $F\theta$ | F2    | F4     | F6    | F8    | F10   | F12     |   | F30 |
| 7           |            |               | FU    | Multl     |       |        | Add2  | Addl  | Mult2 |         |   |     |

· Add1 (SUBD) completing; what is waiting for it?

```
Instruction status:
                                 Exec
                                        Write
                                  Comp Result
                                                                  Address
 Instruction
                           Issue
                                                            Busy
 LD
          F6
                34+
                      R2
                             1
                                   3
                                                     Loadl
                                                             No
                                          4
 LD
          F2
                45+
                      R3
                                    4
                                          5
                                                     Load2
                                                             No
                      F4
                                                     Load3
                                                             No
 MULTD
          F0
                F2
                      F2
 SUBD
                             4
 DIVD
          F10
                \mathbf{F}0
                      F6
 ADDD
          F6
                F8
                      F2
Reservation Stations:
                                   S1
                                         S_2
                                                RS
                                                      RS
                            Op
                                   V_j
                                         Vk
         Time Name Busy
                                                      Qk.
               Addl
                      No
             2 Add2
                      Yes ADDD (M-M) M(A2)
               Add3
                      No
             7 Multl
                     Yes MULTD M(A2)
                                        R(F4)
               Mult2
                                        R(F6) Mult1
                           DIVD
Register result status:
                            F\theta
                                  F2
                                                            F10
                                                                    F12
                                         F4
                                                F6
  Clock
```

Add2

Mult2

FU Multl

8

F30

#### Instruction status: Exec Write Instruction Issue Comp Result Busy Address kLDF6 34+ R2 No 3 4 Loadl F2 LD45+ R3 5 Load2 No MULTD F0 F2 F4 Load3 No SUBD F8 F6 F2 4 DIVD F10 $\mathbf{F0}$ F6 ADDD F6 F8 F2 Reservation Stations: S1 $S_2$ RSRS $V_i$ Time Name Busy OpVkOkAddl No 1 Add2 Yes ADDD (M-M) M(A2) Add3 No

Yes MULTD M(A2) R(F4)

DIVD

#### Register result status:

6 Mult1 Mult2

| Clock | _  | $F\theta$ | F2 | <b>F</b> 4 | F6   | F8 | F10   | F12 | <br>F30 |
|-------|----|-----------|----|------------|------|----|-------|-----|---------|
| 9     | FU | Multl     |    |            | Add2 |    | Mult2 |     |         |

R(F6) Mult1

| Instruction status:   |                         |               |      |           | Exec  | Write  |       |       |       |         |  |     |
|-----------------------|-------------------------|---------------|------|-----------|-------|--------|-------|-------|-------|---------|--|-----|
| Instructio            | n                       | j             | k    | Issue     | Comp  | Result |       | _     | Busy  | Address |  |     |
| LD                    | F6                      | 34+           | R2   | 1         | 3     | 4      |       | Loadl | No    |         |  |     |
| LD                    | F2                      | 45+           | R3   | 2         | 4     | 5      |       | Load2 | No    |         |  |     |
| MULTD                 | F0                      | F2            | F4   | 3         |       |        |       | Load3 | No    |         |  |     |
| SUBD                  | F8                      | F6            | F2   | 4         | 7     | 8      |       |       |       |         |  |     |
| DIVD                  | F10                     | $\mathbf{F}0$ | F6   | 5         |       |        |       |       |       |         |  |     |
| ADDD                  | F6                      | F8            | F2   | 6         | 10    |        |       |       |       |         |  |     |
| Reservation Stations: |                         |               |      | S1        | .52   | RS     | R.S   |       |       |         |  |     |
|                       | Time                    | Name          | Busy | Op        | Vj    | Vk     | Qj    | Qk    |       |         |  |     |
|                       |                         | Addl          | No   |           |       |        |       |       |       |         |  |     |
|                       | 0                       | Add2          | Yes  | ADDD      | (M-M) | M(A2)  |       |       |       |         |  |     |
|                       |                         | Add3          | No   |           |       |        |       |       |       |         |  |     |
|                       | 5                       | Mult1         | Yes  | MULTD     | M(A2) | R(F4)  |       |       |       |         |  |     |
|                       |                         | Mult2         | Yes  | DIVD      |       | R(F6)  | Multl |       |       |         |  |     |
| Register              | Register result status: |               |      |           |       |        |       |       |       |         |  |     |
| Clock                 |                         |               |      | $F\theta$ | F2    | F4     | F6    | F8    | F10   | F12     |  | F30 |
| 10                    |                         |               | FU   | Multl     |       |        | Add2  |       | Mult2 |         |  |     |

Add2 (ADDD) completing; what is waiting for it?

| Instruction status: |                         |         |      |           | Exec  | Write  |          |       |       |         |  |     |
|---------------------|-------------------------|---------|------|-----------|-------|--------|----------|-------|-------|---------|--|-----|
| Instruction         | n                       | j       | k    | Issue     | Comp  | Result | <u>t</u> |       | Busy  | Address |  |     |
| LD                  | F6                      | 34+     | R2   | 1         | 3     | 4      |          | Loadl | No    |         |  |     |
| LD                  | F2                      | 45+     | R3   | 2         | 4     | 5      |          | Load2 | No    |         |  |     |
| MULTD               | F0                      | F2      | F4   | 3         |       |        |          | Load3 | No    |         |  |     |
| SUBD                | F8                      | F6      | F2   | 4         | 7     | 8      |          |       |       |         |  |     |
| DIVD                | F10                     | F0      | F6   | 5         |       |        |          |       |       |         |  |     |
| ADDD                | F6                      | F8      | F2   | 6         | 10    | 11     | J        |       |       |         |  |     |
| Reservat            | ion St                  | ations. |      |           | S1    | S2     | RS       | RS    |       |         |  |     |
|                     | Time                    | Name    | Busy | Op        | Vj    | Vk     | Qj       | Qk    |       |         |  |     |
|                     |                         | Addl    | No   |           |       |        |          |       |       |         |  |     |
|                     |                         | Add2    | No   |           |       |        |          |       |       |         |  |     |
|                     |                         | Add3    | No   |           |       |        |          |       |       |         |  |     |
|                     | 4                       | Mult1   | Yes  | MULTD     | M(A2) | R(F4)  |          |       |       |         |  |     |
|                     |                         | Mult2   | Yes  | DIVD      |       | R(F6)  | Multl    |       |       |         |  |     |
| Register            | Register result status: |         |      |           |       |        |          |       |       |         |  |     |
| Clock               |                         |         |      | $F\theta$ | F2    | F4     | F6       | F8    | F10   | F12     |  | F30 |
| 11                  |                         |         | FU   | Multl     |       |        | (M-M+M   |       | Mult2 |         |  |     |

- · Write result of ADDD here?
- · All quick instructions complete in this cycle!

| Instructio | n sta      | tus:     |      |       | Exec  | Write  |       |       |      |         |
|------------|------------|----------|------|-------|-------|--------|-------|-------|------|---------|
| Instructio | n          | j        | k    | Issue | Comp  | Result |       |       | Busy | Address |
| LD         | F6         | 34+      | R2   | 1     | 3     | 4      |       | Loadl | No   |         |
| LD         | F2         | 45+      | R3   | 2     | 4     | 5      |       | Load2 | No   |         |
| MULTD      | F0         | F2       | F4   | 3     |       |        |       | Load3 | No   |         |
| SUBD       | F8         | F6       | F2   | 4     | 7     | 8      |       |       |      |         |
| DIVD       | F10        | F0       | F6   | 5     |       |        |       |       |      |         |
| ADDD       | <b>F</b> 6 | F8       | F2   | 6     | 10    | 11     |       |       |      |         |
| Reservati  | ion St     | ations   | :    |       | S1    | S2     | RS    | RS    |      |         |
|            | Time       | Name     | Busy | Op    | $V_j$ | Vk     | Qj    | Qk    |      |         |
|            |            | Addl     | No   |       |       |        |       |       |      |         |
|            |            | Add2     | No   |       |       |        |       |       |      |         |
|            |            | Add3     | No   |       |       |        |       |       |      |         |
|            | 3          | Multl    | Yes  | MULTD | M(A2) | R(F4)  |       |       |      |         |
|            |            | Mult2    | Yes  | DIVD  |       | R(F6)  | Multl |       |      |         |
| Register   | resuli     | t status |      |       |       |        |       |       |      |         |

F2

Multl

Clock

12

F10

Mult2

F6

F12

| Instruction | on stai | tus:   |      |       | Exec  | Write  |       |       |      |         |
|-------------|---------|--------|------|-------|-------|--------|-------|-------|------|---------|
| Instruction | on      | j      | k    | Issue | Comp  | Result |       | _     | Busy | Address |
| LD          | F6      | 34+    | R2   | 1     | 3     | 4      |       | Loadl | No   |         |
| LD          | F2      | 45+    | R3   | 2     | 4     | 5      |       | Load2 | No   |         |
| MULTD       | F0      | F2     | F4   | 3     |       |        |       | Load3 | No   |         |
| SUBD        | F8      | F6     | F2   | 4     | 7     | 8      |       |       |      |         |
| DIVD        | F10     | F0     | F6   | 5     |       |        |       |       |      |         |
| ADDD        | F6      | F8     | F2   | 6     | 10    | 11     |       |       |      |         |
| Reservat    | ion St  | ations | :    |       | S1    | .S2    | RS    | RS    |      |         |
|             | Time    | Name   | Busy | Op    | Vj    | Vk     | Qj    | Qk    |      |         |
|             |         | Addl   | No   |       |       |        |       |       |      |         |
|             |         | Add2   | No   |       |       |        |       |       |      |         |
|             |         | Add3   | No   |       |       |        |       |       |      |         |
|             | 2       | Multl  | Yes  | MULTD | M(A2) | R(F4)  |       |       |      |         |
|             |         | Mult2  | Yes  | DIVD  |       | R(F6)  | Multl |       |      |         |

#### Register result status:

| Clock |    | $F\theta$ | F2 | F4 | F6 | F8 | F10   | F12 | <br>F30 |
|-------|----|-----------|----|----|----|----|-------|-----|---------|
| 13    | FU | Multl     |    |    |    |    | Mult2 |     |         |

| Instruction | n stai     | tus:   |      |       | Exec  | Write  |       |       |      |         |
|-------------|------------|--------|------|-------|-------|--------|-------|-------|------|---------|
| Instructio  | n          | j      | k    | Issue | Comp  | Result |       | _     | Busy | Address |
| LD          | <b>F</b> 6 | 34+    | R2   | 1     | 3     | 4      |       | Loadl | No   |         |
| LD          | F2         | 45+    | R3   | 2     | 4     | 5      |       | Load2 | No   |         |
| MULTD       | F0         | F2     | F4   | 3     |       |        |       | Load3 | No   |         |
| SUBD        | F8         | F6     | F2   | 4     | 7     | 8      |       |       |      |         |
| DIVD        | F10        | F0     | F6   | 5     |       |        |       |       |      |         |
| ADDD        | <b>F</b> 6 | F8     | F2   | 6     | 10    | 11     |       |       |      |         |
| Reservati   | ion St     | ations |      |       | S1    | \$2    | RS    | R.S   |      |         |
|             | Time       | Name   | Busy | Op    | Vj    | Vk     | Qj    | Qk    |      |         |
|             |            | Addl   | No   |       |       |        |       |       |      |         |
|             |            | Add2   | No   |       |       |        |       |       |      |         |
|             |            | Add3   | No   |       |       |        |       |       |      |         |
|             | 1          | Mult1  | Yes  | MULTD | M(A2) | R(F4)  |       |       |      |         |
|             |            | Mult2  | Yes  | DIVD  |       | R(F6)  | Multl |       |      |         |
|             |            |        |      |       |       |        |       |       |      |         |

#### Register result status:

| Clock | F0       | F2 | F4 | F6 | F8 | F10   | F12 | <br>F30 |
|-------|----------|----|----|----|----|-------|-----|---------|
| 14    | FU Multl |    |    |    |    | Mult2 |     |         |



Mult1 (MULTD) completing; what is waiting for it?



· Just waiting for Mult2 (DIVD) to complete

| Instruction | n sta      | tus:    |      |       | Exec | Write  |    |       |      |         |
|-------------|------------|---------|------|-------|------|--------|----|-------|------|---------|
| Instructio  | n          | j       | k    | Issue | Comp | Result |    | _     | Busy | Address |
| LD          | <b>F</b> 6 | 34+     | R2   | 1     | 3    | 4      |    | Loadl | No   |         |
| LD          | F2         | 45+     | R3   | 2     | 4    | 5      |    | Load2 | No   |         |
| MULTD       | F0         | F2      | F4   | 3     | 15   | 16     |    | Load3 | No   |         |
| SUBD        | F8         | F6      | F2   | 4     | 7    | 8      |    |       |      |         |
| DIVD        | F10        | F0      | F6   | 5     |      |        |    |       |      |         |
| ADDD        | F6         | F8      | F2   | 6     | 10   | 11     |    |       |      |         |
| Reservati   | ion St     | ations. |      |       | S1   | .S2    | RS | RS    |      |         |
|             | Time       | Name    | Busy | Op    | Vj   | Vk     | Qj | Qk    |      |         |
|             |            | Addl    | No   |       |      |        |    |       |      |         |
|             |            | Add2    | No   |       |      |        |    |       |      |         |
|             |            | Add3    | No   |       |      |        |    |       |      |         |
|             |            | Mult1   | No   |       |      |        |    |       |      |         |
|             | 1          | Mult2   | Yes  | DIVD  | M*F4 | R(F6)  |    |       |      |         |

#### Register result status:

| Clock |    | $F\theta$ | F2 | F4 | F6 | F8 | F10   | F12 | <br>F30 |
|-------|----|-----------|----|----|----|----|-------|-----|---------|
| 55    | FU |           |    |    |    |    | Mult2 |     |         |

| Instruction | on sta     | tus:          |      |           | Exec  | Write  |    |       |       |         |         |
|-------------|------------|---------------|------|-----------|-------|--------|----|-------|-------|---------|---------|
| Instructio  | n          | j             | k .  | Issue     | Сотр  | Result |    |       | Busy  | Address |         |
| LD          | <b>F</b> 6 | 34+           | R2   | 1         | 3     | 4      |    | Loadl | No    |         |         |
| LD          | F2         | 45+           | R3   | 2         | 4     | 5      |    | Load2 | No    |         |         |
| MULTD       | F0         | F2            | F4   | 3         | 15    | 16     |    | Load3 | No    |         |         |
| SUBD        | F8         | <b>F</b> 6    | F2   | 4         | 7     | 8      |    |       |       |         |         |
| DIVD        | F10        | $\mathbf{F0}$ | F6   | 5         | 56    |        |    |       |       |         |         |
| ADDD        | <b>F</b> 6 | F8            | F2   | 6         | 10    | 11     |    |       |       |         |         |
| Reservat    | ion S      | tations       | :    |           | S1    | .52    | RS | RS    |       |         |         |
|             | Time       | Name          | Busy | Op        | $V_j$ | Vk     | Qj | Qk    |       |         |         |
|             |            | Addl          | No   |           |       |        |    |       |       |         |         |
|             |            | Add2          | No   |           |       |        |    |       |       |         |         |
|             |            | Add3          | No   |           |       |        |    |       |       |         |         |
|             |            | Multl         | No   |           |       |        |    |       |       |         |         |
|             | 0          | Mult2         | Yes  | DIVD      | M*F4  | R(F6)  |    |       |       |         |         |
| Register    | resul      | t status      |      |           |       |        |    |       |       |         |         |
| Clock       |            |               |      | $F\theta$ | F2    | F4     | F6 | F8    | F10   | F12     | <br>F30 |
| 56          |            |               | FU   |           |       |        |    |       | Mult2 |         |         |

· Mult2 (DIVD) is completing; what is waiting for it?



 Once again: In-order issue, out-of-order execution and out-of-order completion.

#### Example:

Consider the following simple sequence for multiplying the elements of an array by a scalar in F2:

```
Loop: L.D F0,0(R1)

MUL.D F4,F0,F2

S.D F4,0(R1)

SUBI R1,R1,8

BNEZ R1,Loop;
```

Assume we have issued all instructions in two successive iterations of the loop, but none of the floating-point loadstores operations has completed. The reservation stations, register status tables, and load-store buffers at this point are shown below.

#### Loop Example

```
Instruction status:
                                      Exec Write
    ITER Instruction
                                Issue CompResult
                                                                     Fu
                                                        Busy Addr
                       0
                                                         No
                            R1
                                                  Loadl
          MULTD F4
                            F2
                                                  Load2
                                                         No
                            R1
                                                  Load3
                                                         No
                            R1
                                                   Storel
                                                         No
ation
                            F2
                                                   Store2
                                                         No
Count
          SD
                            R1
                                                   Store3 No
                        0
  Reservation Stations:
                                       S_2
                                 S1
                                           RS
                                                         Added Store Buffers
     Time Name Busy
                       Op
                            V_j
                                 Vk
                                       0j
                                            0k
                                                  Code:
           Addl
                  No
                                                         F0
                                                                      R1
                                                 LD
           Add2
                                                                      F2
                  No
                                                 MULTD
           Add3
                  No
                                                 SD
                                                         F4
                                                                      R1
          Multl
                                                 SUBI
                                                         R1
                                                               R1
                                                                      #8
                  No
          Mult2
                 No
                                                 BNEZ R1
                                                              Loop
                                                            Instruction Loop
  Register result status
   Clock
                                 F4
                                      F6
                                           F8
                                                  F10 F12
                                                                     F30
            Rl
                       F0
                 Fu
            80
      0
```

Value of Register used for address, iteration control







• Implicit renaming sets up data flow graph

| Instructi | on statu | is:        |           |    |       | Exec  | Write  |        |      |      |       |
|-----------|----------|------------|-----------|----|-------|-------|--------|--------|------|------|-------|
| ITER      | Instruc  | tion       | j         | k  | Issue | Comp  | Result | _      | Busy | Addr | Fu    |
| 1         | LD       | F0         | 0         | R1 | 1     |       |        | Loadl  | Yes  | 80   |       |
| 1         | MULTI    | F4         | F0        | F2 | 2     |       |        | Load2  | No   |      |       |
| 1         | SD       | <b>F</b> 4 | 0         | R1 | 3     |       |        | Load3  | No   |      |       |
|           |          |            |           |    |       |       |        | Storel | Yes  | 80   | Multl |
|           |          |            |           |    |       |       |        | Store2 | No   |      |       |
|           |          |            |           |    |       |       |        | Store3 | No   |      |       |
| Reservat  | ion Stai | tions:     |           |    | S1    | S2    | RS     |        |      |      |       |
| Time      | Name     | Busy       | Op        | Vj | Vk    | Qj    | Qk     | Code:  |      |      |       |
|           | Addl     | No         |           |    |       |       |        | LD     | F0   | 0    | R1    |
|           | Add2     | No         |           |    |       |       |        | MULTD  | F4   | F0   | F2    |
|           | Add3     | No         |           |    |       |       |        | SD     | F4   | 0    | R1    |
|           | Mult1    | Yes        | Multd     |    | R(F2) | Loadl |        | SUBI   | R1   | R1   | #8    |
|           | Mult2    | No         |           |    |       |       |        | BNEZ   | R1   | Loop |       |
| Register  | result s | tatus      |           |    |       |       |        |        |      |      |       |
| Clock     | Rl       | ,          | $F\theta$ | F2 | F4    | F6    | F8     | F10    | F12  | •••  | F30   |
| 4         | 80       | Fu         | Loadl     |    | Multl |       |        |        |      |      |       |

Dispatching SUBI Instruction (not in FP queue)



◆ And, BNEZ instruction (not in FP queue)



◆ FO never sees Load from location 80; no WAW

| Instructi | on statu  | s:    |               |      |       | Write |        |         |            |      |       |
|-----------|-----------|-------|---------------|------|-------|-------|--------|---------|------------|------|-------|
| ITER      | Instruct  | ion   | j             | k    | Issue | Compi | Result |         | Busy       | Addr | Fu    |
| 1         | LD        | F0    | 0             | Rl   | 1     |       |        | Loadl   | Yes        | 80   |       |
| 1         | MULTD     | F4    | $\mathbf{F}0$ | F2   | 2     |       |        | Load2   | Yes        | 72   |       |
| 1         | SD        | F4    | 0             | Rl   | 3     |       |        | Load3   | No         |      |       |
| 2         | LD        | F0    | 0             | Rl   | 6     |       |        | Storel  | Yes        | 80   | Multl |
| 2         | MULTD     | F4    | F0            | F2   | 7     |       |        | Store2  | No         |      |       |
|           |           |       |               |      |       |       |        | Store3  | No         |      |       |
| Reservat  | ion Stat  | ions: |               |      | S1    | S2    | RS     |         |            |      |       |
| Time      | Name      | Busy  | Op            | Vj   | Vk    | Qj    | Qk     | Code:   |            |      |       |
|           | Addl      | No    |               |      |       |       |        | LD      | F0         | 0    | R1    |
|           | Add2      | No    |               |      |       |       |        | MULTD   | <b>F</b> 4 | F0   | F2 🛑  |
|           | Add3      | No    |               |      |       |       |        | SD      | F4         | 0    | R1    |
|           | Multl     | Yes   | Multd         |      | R(F2) | Loadl |        | SUBI    | R1         | R1   | #8    |
|           | Mult2     | Yes   | Multd         |      | R(F2) | Load2 |        | BNEZ    | R1         | Loop |       |
| Register  | result si | atus  |               |      |       |       |        | ,       |            |      |       |
| Clock     | R1        |       | F0            | F2   | F4    | F6    | F8     | F10     | F12        | •••  | F30   |
| 7         | 72        | Fu    | Load2         |      | Mult2 |       |        |         |            |      |       |
| • Regi    | ster fi   | le c  | omple         | telv | detai | ched  | from   | n compi | statio     | n    | -     |

- Register file completely detached from computation
   First and Second iteration completely overlapped



A load and a store can safely be done in a different order, provided they access different addresses. If a load and a store access the same address, then either

- 1. The load is before the store in program order and interchanging them results in a WAR hazard, or
- 2. The store is before the load in program order and interchanging them results in a RAW hazard.

Similarly, interchanging two stores to the same address result in WAW hazard.

Hence, to determine if a load can be executed at a given time, the processor can check whether any uncompleted store that precedes the load in program order shares the same data memory address as the load.

Similarly, a store must wait until there are no unexecuted loads or stores that are earlier in program order and share the same data memory address.

# Reducing Branch Costs with Dynamic Hardware Prediction

Basic Branch Prediction and Branch-Prediction Buffers

The simplest dynamic branch-prediction scheme is a branch-prediction buffer or branch history table.

A branch-prediction buffer is a small memory indexed by the **lower portion of the address of the branch instruction**. The memory contains a bit that says whether the branch was recently taken or not. This can be used as the hint for prediction. If the prediction turns out to be wrong, the prediction bit is inverted and stored back.

#### Example:

Consider a loop branch whose behavior is taken nine times in a row, then not taken once. What is the prediction accuracy for this branch, assuming the prediction bit for this branch remains in the prediction buffer?

#### Sol:

The steady-state prediction behavior will mispredict on the first and last loop iterations. Thus, the prediction efficiency is only 80%.

| Prediction | Action                     |
|------------|----------------------------|
|            | T<br>T<br>T<br>T<br>T<br>T |
| Ť          | N                          |

N: Not taken

T: Taken

In general, for branches used to form loops—a branch is taken many times in a row, and then not once—a 1-bit predictor will mispredict at twice the rate that the branch is not taken.

To remedy this, 2-bit prediction schemes are often used. In a 2-bit scheme, a prediction must miss twice before it is changed. The following shows the finite-state processor for a 2-bit prediction scheme.

#### The states in a 2-bit prediction scheme



An example of branch prediction buffer with 2-bit prediction is shown below. Here there are 128 branch entries. Therefore, the branch address is 7 bits. Total size of buffer is  $128 \times 2 = 256$  bits.



The 2-bit scheme is a specialization of a more general scheme that has an n-bit counter for each entry in the prediction buffer. The counter can take on values between 0 and 2<sup>n</sup>-1. When the counter is greater than or equal to one-half of its maximum value, the branch is predicted as taken; otherwise, it is predicted untaken.

## Correlating Branch Predictors

It may be possible to improve the prediction accuracy if we also look at the recent behavior of **other** branches rather than just the branch we are trying to predict.

Branch predictors that use the behavior of other branches to make a prediction are called **correlating predictors**.

In the general case an (m,n) predictor uses the behavior of the **last m branches to choose from 2<sup>m</sup> predictors**, each of which is an **n-bit predictor**.

The number of bits in an (m,n) predictor therefore is

 $2^m \times n \times N$ umber of prediction entries selected by the branch address

### Example:

Consider a (2,2) branch predictor with 16 branch entries. The branch address therefore is 4 bits. The number of bits in the branch buffer is  $2^2 \times 2 \times 16 = 128$  bits.



# Tournament Predictors: Adaptively Combining Local and Global Predictors

A tournament predictor consists of many predictors. Some are the local predictors. The other are the global predictors. A selector is then used to choose a predictor for branch prediction.

A simple example of the tournament predictor consisting of 2 predictors is shown below.

- 0/0 :both predictors make wrong guess,
- 1/1 :both predictors make correct guess,
- 0/1 :predictor 1 makes wrong guess; whereas, predictor 2 makes correct guess,
- 1/0 :predictor 1 makes correct guess; whereas, predictor 2 makes wrong guess.



# High-Performance Instruction Delivery

Branch-target Buffers (BTB)

If the instruction is a **branch** and we know what the next PC should be **by the end of IF**, we can have a branch penalty of zero. This may be accomplished by using a **branch target buffer**, which stores the predicted address for the next instruction after a branch.

The PC of the instruction being fetched is matched against a set of instruction addresses stored in the first column; these represent the addresses of known branches.

If the PC matches one of these entries, then the instruction being fetched is a taken branch, and the second field, predicted PC, contains the prediction for the next PC after the branch. Fetching begins immediately at that address.



Yes: instruction is a taken branch. The predicted PC is used as the next PC.



To evaluate how well a branch-target buffer works, we must determine the penalties in all possible cases. The following contains this information.

| Instruction in buffer | Prediction | Actual branch | Penalty cycles |
|-----------------------|------------|---------------|----------------|
| Yes                   | Taken      | Taken         | 0              |
| Yes                   | Taken      | Not taken     | 2              |
| No                    |            | Taken         | 2              |
| No                    |            | Not taken     | 0              |

# Taking Advantage of More ILP with Multiple Issue

The goal of the multiple-issue processors is to allow multiple instructions to issue in a clock cycle.



Superscalar processors issue varying numbers of instructions per clock and are either statically scheduled or dynamically scheduled. Statically scheduled processors use in-order execution, while dynamically scheduled processors use out-of-order execution.

VLIW processors issue a fixed number of instructions formatted as one large instruction.

# A statically scheduled superscalar RISC-V processor

For simplicity, let's us assume at most two instructions can be issued per clock cycle and that one of the instruction can be a load, store, or integer ALU operation, and the other can be any floating-point operation. Note that we consider loads and stores, including those to floating point registers, as integer operations.

We call the group of instructions received from the fetch unit that could potentially issue in one clock cycle the **issue packet**.

Conceptually, the instruction fetch unit examines each instruction in the issue packet in the program order. If an instruction would cause a structural hazard or a data hazard either due to an earlier instruction already in execution or due to an instruction earlier in the issue packet, then the instruction is not issued.

This issue limitation results in 0 to 2 instructions from the issue packet actually being issued in a given clock cycle.

For this simple superscalar fetching two instructions at a clock cycle, doing the hazard check is relatively straightforward, since the restriction of one integer and one FP instruction eliminates most hazard possibilities within the issue packet.

# Assuming no hazards, the following shows how the instructions look as they go into the pipeline in pairs.

| Instruction type    |    | Pipe stages |    |     |     |     |     |    |  |
|---------------------|----|-------------|----|-----|-----|-----|-----|----|--|
| Integer instruction | IF | ID          | EX | MEM | WB  |     |     |    |  |
| FP instruction      | IF | ID          | EX | EX  | EX  | WB  |     |    |  |
| Integer instruction |    | IF          | ID | EX  | MEM | WB  |     |    |  |
| FP instruction      |    | IF          | ID | EX  | EX  | EX  | WB  |    |  |
| Integer instruction |    |             | IF | ID  | EX  | MEM | WB  |    |  |
| FP instruction      |    |             | IF | ID  | EX  | EX  | EX  | WB |  |
| Integer instruction |    |             |    | IF  | ID  | EX  | MEM | WB |  |
| FP instruction      |    |             |    | IF  | ID  | EX  | EX  | EX |  |

Maintaining the peak throughput for this dual-issue pipeline is much harder than it is for a single-issue pipeline. For example, in our 5-stage pipeline, the result of the load instruction can not be used on the same clock cycle or on the next clock cycle. Therefore, the next 3 instructions can not use the load result without stalling.

# Multiple instruction issue with dynamic scheduling

Dynamic scheduling is one method for improving performance in a multiple instruction issue processor. When applied to a super scalar processor, dynamic scheduling has traditional benefit of boosting performance in the face of data hazards, but **it also allows the processor to potentially overcome the issue restriction.** 

Although the hardware may not be able to initiate execution of more than one integer and one FP operation in a clock cycle, dynamic scheduling can eliminate this restriction at instruction issue, at least until the hardware runs out of reservation stations.

### Example:

Consider the execution of the following simple loop, which adds a scalar in F2 to each element of a vector in memory. Use a pipeline extended with Tomasulo's algorithm and with multiple issue:

```
Loop: L.D F0,0(R1)
ADD.D F4,F0,F2
S.D F4,0(R1)
ADDI R1,R1,-8
BNE R1,R2,Loop
```

Assume one integer functional unit is used for both ALU operations and effective address calculations, and a separate pipelined FP functional unit for each operation type.

The number of cycles of latency is one cycle for ALU operations, 2 cycles for loads, and 3 cycles for FP add. Create a table showing when each instruction issues, begins execution, and writes its result to the CDB for the first three iterations of the loop.

## # of latency= clock number in WB – clock number in EX

| Integer    |
|------------|
| Operations |

| Iteration<br>Number | Instructions   | Issues<br>at | EXE<br>at | MEM at | Write<br>CDB at | Comments       |
|---------------------|----------------|--------------|-----------|--------|-----------------|----------------|
| 1                   | L.D F0,0(R1)   | 1            | 2         | 3      | 4               | First issue    |
| 1                   | ADD.D F4,F0,F2 | 1            | 5         |        | 8               | Wait for LD    |
| 1                   | S.D F4,0(R1)   | 2            | 3         | 9      |                 | Wait for ADD.D |
| 1                   | ADDI R1,R1,-8  | 2            | 4         |        | 5               | Wait for ALU   |
| 1                   | BNE,R1,R2,loop | 3            | 6         |        |                 | Wait for ADDI  |
| 2                   | L.D F0,0(R1)   | 4            | 7         | 8      | 9               | Wait for BNE   |
| 2                   | ADD.D F4,F0,F2 | 4            | 10        |        | 13              | Wait for LD    |
| 2                   | S.D F4,0(R1)   | 5            | 8         | 14     |                 | Wait for ADD.D |
| 2                   | ADDI R1,R1,-8  | 5            | 9         |        | 10              | Wait for ALU   |
| 2                   | BNE,R1,R2,loop | 6            | 11        |        |                 | Wait for ADDI  |
| 3                   | L.D F0,0(R1)   | 7            | 12        | 13     | 14              | Wait for BNE   |
| 3                   | ADD.D F4,F0,F2 | 7            | 15        |        | 18              | Wait for LD    |
| 3                   | S.D F4,0(R1)   | 8            | 13        | 19     |                 | Wait for ADD.D |
| 3                   | ADDI R1,R1,-8  | 8            | 14        |        | 15              | Wait for ALU   |
| 3                   | BNE,R1,R2,loop | 9            | 16        |        |                 | Wait for ADDI  |

The throughput improvement versus a single-issue pipeline is small because there is only one floating-point operation per iteration and, thus, the integer pipeline becomes a bottleneck.

If the processor could execute more integer operations per cycle, larger improvements would be possible.

### Example:

Consider the execution of the same loop on a two-issue processor, but, in addition, assume that there are separate integer functional units for effective address calculation and for ALU operations. Create a table for the first three iterations.

| Iteration | Instructions   | Issues | EXE | MEM at | Write  | Comments        |
|-----------|----------------|--------|-----|--------|--------|-----------------|
| Number    |                | at     | at  |        | CDB at |                 |
| 1         | L.D F0,0(R1)   | 1      | 2   | 3      | 4      | First issue     |
| 1         | ADD.D F4,F0,F2 | 1      | 5   |        | 8      | Wait for LD     |
| 1         | S.D F4,0(R1)   | 2      | 3   | 9      |        | Wait for ADD.D  |
| 1         | ADDI R1,R1,-8  | 2      | 3   |        | 4      | Execute earlier |
| 1         | BNE,R1,R2,loop | 3      | 5   |        |        | Wait for ADDI   |
| 2         | L.D F0,0(R1)   | 4      | 6   | 7      | 8      | Wait for BNE    |
| 2         | ADD.D F4,F0,F2 | 4      | 9   |        | 12     | Wait for LD     |
| 2         | S.D F4,0(R1)   | 5      | 7   | 13     |        | Wait for ADD.D  |
| 2         | ADDI R1,R1,-8  | 5      | 6   |        | 7      | Execute earlier |
| 2         | BNE,R1,R2,loop | 6      | 8   |        |        | Wait for ADDI   |
| 3         | L.D F0,0(R1)   | 7      | 9   | 10     | 11     | Wait for BNE    |
| 3         | ADD.D F4,F0,F2 | 7      | 12  |        | 15     | Wait for LD     |
| 3         | S.D F4,0(R1)   | 8      | 10  | 16     |        | Wait for ADD.D  |
| 3         | ADDI R1,R1,-8  | 8      | 9   |        | 10     | Execute earlier |
| 3         | BNE,R1,R2,loop | 9      | 11  |        |        | Wait for ADDI   |

# Hardware-Based Speculation

Branch prediction reduces the direct stalls attributable to branches, but for a processor executing multiple instructions per clock, just predicting branches accurately may not be sufficient to generate the desired amount of instruction-level parallelism.

Overcoming the control dependence in this case can be done by speculating on the outcome of branches and **executing** the program as if our guess were correct.

The hardware that implements Tomasulo's algorithm can be extended to support speculation. To do so we **must separate the bypassing of results among instructions from the actual completion** of an instruction By making this separation, we can allow an instruction to execute and to bypass its results to other instructions, without allowing the instruction to perform any updates that can not be done, until we know that instruction is no longer speculative.

When an instruction is no longer speculative, we allow it to update the register file or memory; we call this additional step **instruction commit**.

The key idea behind implementation speculation is to allow instructions to execute out of order but to force them to **commit in order** and to prevent any irrevocable action until an instruction commits.

The reorder buffer (ROB) is use for instruction commit. The ROB holds the result of an instruction between the time the operation associated with the instruction completes and the time the instruction commits. Therefore, ROB supplies operands in the interval between completion of instruction execution and instruction commit.

Each entry in the ROB contains four fields: the instruction type, the destination field, the value field, and the ready field.

Instruction type — Branch
Store
Register operation
Destination field — Register number
Memory address

The value field is used to hold the value of the instruction result until the instruction commits.

The ready field indicates that the instruction has completed execution, and the value is ready.



Here are four steps involved in instruction execution:

- Issue → get an instruction from the instruction queue.
   Issue the instruction if there is an empty reservation station and an empty slot in the ROB. Send the operands to the reservation station if they are available in either the registers or the ROB.
- Execute → If one or more of the operands is not yet available, monitor the CDB. When both operands are available at a reservation station, execute the operation.

3. Write result → When the result is available, write it on the CDB and from the CDB into ROB, as well as to any reservation stations waiting for the result.

Special actions are required for store instructions. If the value to be stored is available, it is written into the Value field of ROB entry before the store. If the value to be stored is not available yet, the CDB must be monitored until that value is broadcast, at which time the Value field of the ROB entry of the store is updated.

- 4. Commit→ There are three different sequences of actions at commit:
- (a) A branch with incorrect prediction: when a branch with incorrect prediction reaches the head of the ROB, it indicates that the speculation was wrong. The ROB is flushed and the execution is restarted at the correct successor of the branch.
- (b) A normal commit: The normal commit case occurs when an instruction reaches the head of the ROB and its result is present in the buffer; at this point, the processor updates the register with the result and removes the instruction from the ROB.
- (c) A store: Committing a store is similar except that the memory is updated rather than a register.

Exceptions are handled by not recognizing the exception until it is ready to commit.

If a speculated instruction raises an exception, the exception is recorded in the ROB. If a branch misprediction arises and the instruction should not have been executed, the exception is flushed along with the instruction when the ROB is cleared.

# Multiple issue with speculation

To show how the speculation can improve performance in a multiple-issue processor, consider the following example using speculation.

### Example:

Consider the execution of the following loop, which searches an array, on a two-issue processor, once without speculation and once with speculation.

Loop: LD R2,0(R1)
ADDI R2,R2,#1
SD R2,0(R1)
ADDI R1,R1,#4
BNE R2,R3,Loop

Assume that there are separate integer functional units for effective address calculation, for ALU operations, and for branch condition evaluation. Create a table for the first three iterations of this loop for both machines. Assume that up to two instructions of any type can commit per block.

**Without speculation**, LD following the BNE can not start execution earlier, because it must wait until the branch outcome is determined.

| Iteration<br>Number | Instructions   | Issues<br>at | EXE<br>at | MEM at | Write<br>CDB at | Comments         |
|---------------------|----------------|--------------|-----------|--------|-----------------|------------------|
| 1                   | L.D R2,0(R1)   | /1           | 2         | 3      | 4               | First issue      |
| 1                   | ADDI R2,R2,1   | 1            | 5         |        | 6               | Wait for LD      |
| 1                   | S.D R2,0(R1)   | 2            | 3         | 7      |                 | Wait for ADDI    |
| 1                   | ADDI R1,R1,4   | 2            | 3         |        | 4               | Execute directly |
| 1                   | BNE R2,R3,loop | 3            | 7         |        |                 | Wait for ADDI    |
| 2                   | L.D R2,0(R1)   | 4            | 8         | 9      | 10              | Wait for BNE     |
| 2                   | ADDI R2,R2,1   | 4            | 11        |        | 12              | Wait for LD      |
| 2                   | S.D R2,0(R1)   | 5            | 9         | 13     |                 | Wait for ADDI    |
| 2                   | ADDI R1,R1,4   | 5            | 8         |        | 9               | Wait for BNE     |
| 2                   | BNE R2,R3,loop | 6            | 13        |        |                 | Wait for ADDI    |
| 3                   | L.D R2,0(R1)   | 7            | 14        | 15     | 16              | Wait for BNE     |
| 3                   | ADDI R2,R2,1   | 7            | 17        |        | 18              | Wait for LD      |
| 3                   | S.D R2,0(R1)   | 8            | 15        | 19     |                 | Wait for ADDI    |
| 3                   | ADDI R1,R1,4   | 8            | 14        |        | 15              | Wait for BNE     |
| 3                   | BNE R2,R3,loop | 9            | 19        |        |                 | Wait for ADDI    |

With speculation, LD following the BNE can start execution earlier, because it is speculative. Iteration **Instructions** EXE MEM at Writes Commit Comments **Issues** Number CDB at at s at at L.D R2,0(R1) First issue ADDI R2,R2,1 Wait for LD S.D R2,0(R1) Wait for ADDI **ADDI R1,R1,4** BNE R2,R3,loop Wait for ADDI L.D R2,0(R1) No delay **ADDI R2,R2,1** Wait for LD S.D R2,0(R1) Wait for ADDI **ADDI R1,R1,4** BNE R2,R3,loop Wait for ADDI L.D R2,0(R1) ADDI R2,R2,1 Wait for LD S.D R2,0(R1) Wait for ADDI 

Wait for ADDI

**ADDI R1,R1,4** 

BNE R2,R3,loop

# Explicit Register Renaming

In addition to Tomasulo's algorithm, we can use explicit register renaming for eliminating WAW and WAR hazards.

The explicit register renaming makes use of a *physical* register file that is larger than number of architecturally visible registers (R0,...,R31, F0, ..., F31).

The explicit register renaming contains four steps:

- Issue—decode instructions & check for structural hazards & allocate new physical register for result.
   Instructions issued in program order (for hazard checking)

   Don't issue if no free physical registers
   Don't issue if structural hazard
- 2. Read operands—wait until no hazards, read operands
  All real dependencies (RAW hazards) resolved in this stage
  since we wait for instructions to write back data.
- 3. Execution—operate on operands
  The functional unit begins execution upon receiving operar
  When the result is ready, it notifies the scoreboard
- 4. Write result—finish execution

# Explicit register renaming + Scoreboard = Renamed Scoreboard

```
Instruction status:
                                Read Exec Write
   Instruction
                          Issue Oper Comp Result
                 34+ R2
   LD
            F6
                 45+ R3
   LD
            F2
   MULTD
                 F2
                     F4
            F<sub>0</sub>
   SUBD
            F8
                 F6
                     F2
   DIVD
            F10
                 F<sub>0</sub>
                     F6
   ADDD
                 F8
            F6
                     F2
Functional unit status:
                                               SI
                                                      S2
                                                            FU
                                                                        Fj?
                                                                               Fk?
                                        dest
                                                                  FU
                                        Fi
                                               F_{i}
                                                      Fk
                                                                  Qk
                                                                               Rk
                          Busy
                                                            Qj
                                                                         R_{j}
             Time Name
                                  Op
                 Int1
                            No
                 Int2
                            No
                 Mult1
                            No
                 Add
                            No
                 Divide
                            No
Register Rename and Result
   Clock
                                  F2
                                        F4
                                               F6
                                                     F8
                                                           F10 F12
                                                                              F30
                           F0
```

P4

P6

P8

P10

P12

P30

P2

FU

P0

```
Instruction status:
                            Read Exec Write
                    k Issue Oper Comp Result
   Instruction
          F6 34+ R2
               45+ R3
   ID
          F2
   MULTD
          F0
               F2
                   F4
   SUBD
          F8
              F6
                  F2
   DIVD
         F10
              FO
                  F6
   ADDD
         F6
               F8
                  F2
```

#### Functional unit status:

|           |      |      |     |    |    |    |    | J  |     |
|-----------|------|------|-----|----|----|----|----|----|-----|
| Time Name | Busy | Op   | Fi  | Fj | Fk | Qj | Qk | Rj | Rk  |
| Int1      | Yes  | Load | P32 |    | R2 |    |    |    | Yes |
| Int2      | No   |      |     |    |    |    |    |    |     |
| Mult1     | No   |      |     |    |    |    |    |    |     |
| Add       | No   |      |     |    |    |    |    |    |     |
| Divide    | No   |      |     |    |    |    |    |    |     |

SI

S2

FU FU Fi?

Fk?

#### Register Rename and Result

| Clock |    | F0 | <i>F2</i> | <i>F4</i> | <i>F6</i> | F8 | <i>F10</i> | <i>F12</i> | ••• | <i>F30</i> |
|-------|----|----|-----------|-----------|-----------|----|------------|------------|-----|------------|
| 1     | FU | P0 | P2        | P4        | P32       | P8 | P10        | P12        |     | P30        |

dest

- · Each instruction allocates free register
- · Similar to single-assignment compiler transformation

| In | struction    | n sta | tus: |    |       | Read | Exec | Write  |
|----|--------------|-------|------|----|-------|------|------|--------|
|    | Instruction  |       |      | k  | Issue | Oper | Comp | Result |
| -  | LD           | F6    | _34+ | R2 | 1     | 2    |      |        |
|    | LD           | F2    | 45+  | R3 | 2     |      |      |        |
|    | <b>MULTD</b> | F0    | F2   | F4 |       |      |      |        |
|    | SUBD         | F8    | F6   | F2 |       |      |      |        |
|    | DIVD         | F10   | F0   | F6 |       |      |      |        |
|    | ADDD         | F6    | F8   | F2 |       |      |      |        |

#### Functional unit status:

Time

| Name   | Busy | Ор   | Fi  | Fj | Fk | Qj | Qk | Řj | Rk  |
|--------|------|------|-----|----|----|----|----|----|-----|
| Int1   | Yes  | Load | P32 |    | R2 |    |    |    | Yes |
| Int2   | Yes  | Load | P34 |    | R3 |    |    |    | Yes |
| Mult1  | No   |      |     |    |    |    |    |    |     |
| Add    | No   |      |     |    |    |    |    |    |     |
| Divide | No   |      |     |    |    |    |    |    |     |

dest S1 S2 FU FU Fj? Fk?

#### Register Rename and Result

| Clock |    | F0 | <i>F2</i> | <i>F4</i> | <i>F6</i> | F8 | <i>F10</i> | <i>F12</i> | ••• | F30 |
|-------|----|----|-----------|-----------|-----------|----|------------|------------|-----|-----|
| 2     | FU | P0 | P34       | P4        | P32       | P8 | P10        | P12        |     | P30 |

| In | istruction  | n sta | tus: |    |       | Read | Exec | Write  |
|----|-------------|-------|------|----|-------|------|------|--------|
|    | Instruction |       |      | k  | Issue | Oper | Comp | Result |
| 4  | LD          | F6    | 34+  | R2 | 1     | 2    | 3    |        |
|    | LD          | F2    | 45+  | R3 | 2     | 3    |      |        |
|    | MULTD       | F0    | F2   | F4 | 3     |      |      |        |
|    | SUBD        | F8    | F6   | F2 |       |      |      |        |
|    | DIVD        | F10   | F0   | F6 |       |      |      |        |
|    | V DDD       | F6    | FΩ   | F2 |       |      |      |        |

#### Functional unit status:

| unit status: | •    |       | dest | S1  | <i>S2</i> | FU   | FU | Fj? | Fk? |
|--------------|------|-------|------|-----|-----------|------|----|-----|-----|
| Time Name    | Busy | Op    | Fi   | Fj  | Fk        | Qj   | Qk | Rj  | Rk  |
| Int1         | Yes  | Load  | P32  |     | R2        |      |    |     | Yes |
| Int2         | Yes  | Load  | P34  |     | R3        |      |    |     | Yes |
| Mult1        | Yes  | Multd | P36  | P34 | P4        | Int2 |    | No  | Yes |
| Add          | No   |       |      |     |           |      |    |     |     |
| Divide       | No   |       |      |     |           |      |    |     |     |

#### Register Rename and Result

| Clock |    | F0  | <i>F2</i> | <i>F4</i> | <i>F6</i> | F8 | <i>F10</i> | <i>F12</i> | ••• | F30 |
|-------|----|-----|-----------|-----------|-----------|----|------------|------------|-----|-----|
| 3     | FU | P36 | P34       | P4        | P32       | P8 | P10        | P12        |     | P30 |

| In  | struction    | ı sta | tus: |       |      | Read | Exec   | Write |
|-----|--------------|-------|------|-------|------|------|--------|-------|
|     | Instruction  | j     | k    | Issue | Oper | Comp | Result |       |
| -(1 | LD           | F6    | 34+  | R2    | 1    | 2    | 3      | 4     |
|     | LD           | F2    | 45+  | R3    | 2    | 3    | 4      |       |
|     | <b>MULTD</b> | F0    | F2   | F4    | 3    |      |        |       |
|     | SUBD         | F8    | F6   | F2    | 4    |      |        |       |
|     | DIVD         | F10   | F0   | F6    |      |      |        |       |

#### Functional unit status:

ADDD

F6 F8 F2

Time Name

Int1 Int2 Mult1 Add

Divide

| us: | •    |       | dest | S1  | <i>S2</i> | FU   | FU   | Fj? | Fk? |
|-----|------|-------|------|-----|-----------|------|------|-----|-----|
|     | Busy | Op    | Fi   | Fj  | Fk        | Qj   | Qk   | Rj  | Rk  |
|     | No   |       |      |     |           |      |      |     |     |
|     | Yes  | Load  | P34  |     | R3        |      |      |     | Yes |
|     | Yes  | Multd | P36  | P34 | P4        | Int2 |      | No  | Yes |
|     | Yes  | Sub   | P38  | P32 | P34       |      | Int2 | Yes | No  |
| ;   | No   |       |      |     |           |      |      |     |     |

#### Register Rename and Result

| Clock |    | F0  | <i>F2</i> | <i>F4</i> | <i>F6</i> | F8  | <i>F10</i> | <i>F12</i> | ••• | <i>F30</i> |
|-------|----|-----|-----------|-----------|-----------|-----|------------|------------|-----|------------|
| 4     | FU | P36 | P34       | P4        | P32       | P38 | P10        | P12        |     | P30        |

| In  | struction   | n sta | tus: |       |      | Read | Exec   | Write |
|-----|-------------|-------|------|-------|------|------|--------|-------|
|     | Instruction | j     | k    | Issue | Oper | Comp | Result |       |
| -(1 | LD          | F6    | _34+ | R2    | 1    | 2    | 3      | 4     |
|     | LD          | F2    | 45+  | R3    | 2    | 3    | 4      | 5     |
|     | MULTD       | F0    | F2   | F4    | 3    |      |        |       |
|     | SUBD        | F8    | F6   | F2    | 4    |      |        |       |
|     | DIVD        | F10   | F0   | F6    | 5    |      |        |       |
|     | ADDD        | F6    | F8   | F2    |      |      |        |       |

### Functional unit status:

Time Name

Int1 Int2 Mult1 Add

Divide

| us: | •    |       | dest | SI  | <i>S2</i> | FU    | FU | Fj? | Fk? |
|-----|------|-------|------|-----|-----------|-------|----|-----|-----|
|     | Busy | Op    | Fi   | Fj  | Fk        | Qj    | Qk | Rj  | Rk  |
|     | No   |       |      |     |           |       |    |     |     |
|     | No   |       |      |     |           |       |    |     |     |
|     | Yes  | Multd | P36  | P34 | P4        |       |    | Yes | Yes |
|     | Yes  | Sub   | P38  | P32 | P34       |       |    | Yes | Yes |
|     | Yes  | Divd  | P40  | P36 | P32       | Mult1 |    | No  | Yes |

| Clock |    | F0  | <i>F2</i> | <i>F4</i> | <i>F6</i> | F8  | <i>F10</i> | <i>F12</i> | ••• | F30 |
|-------|----|-----|-----------|-----------|-----------|-----|------------|------------|-----|-----|
| 5     | FU | P36 | P34       | P4        | P32       | P38 | P40        | P12        |     | P30 |

| In | struction    | ı sta | tus: |    |       | Read | Exec | Write  |
|----|--------------|-------|------|----|-------|------|------|--------|
|    | Instruction  | n     | j    | k  | Issue | Oper | Comp | Result |
| 4  | LD           | F6    | _34+ | R2 | 1     | 2    | 3    | 4      |
|    | LD           | F2    | 45+  | R3 | 2     | 3    | 4    | 5      |
|    | <b>MULTD</b> | F0    | F2   | F4 | 3     | 6    |      |        |
|    | SUBD         | F8    | F6   | F2 | 4     | 6    |      |        |
|    | DIVD         | F10   | F0   | F6 | 5     |      |      |        |
|    | ADDD         | F6    | F8   | F2 |       |      |      |        |

### Functional unit status:

| Time | Name   |
|------|--------|
|      | Int1   |
|      | Int2   |
| 10   | Mult1  |
| 2    | Add    |
|      | Divide |

| • |      |       | aesi | $\mathcal{S}I$ | 32  | FU    | FU | FJ? | FK? |  |
|---|------|-------|------|----------------|-----|-------|----|-----|-----|--|
|   | Busy | Op    | Fi   | Fj             | Fk  | Qj    | Qk | Rj  | Rk  |  |
|   | No   |       |      |                |     |       |    |     |     |  |
|   | No   |       |      |                |     |       |    |     |     |  |
|   | Yes  | Multd | P36  | P34            | P4  |       |    | Yes | Yes |  |
|   | Yes  | Sub   | P38  | P32            | P34 |       |    | Yes | Yes |  |
|   | Yes  | Divd  | P40  | P36            | P32 | Mult1 |    | No  | Yes |  |

 $\Gamma l_{r}$ 

|     |     |    |     |     |     |     | F30 |
|-----|-----|----|-----|-----|-----|-----|-----|
| P36 | P34 | P4 | P32 | P38 | P40 | P12 | P30 |

| In | struction    | ı sta | tus: |    |       | Read | Exec | Write  |
|----|--------------|-------|------|----|-------|------|------|--------|
|    | Instruction  | n     | j    | k  | Issue | Oper | Comp | Result |
| 4  | LD           | F6    | _34+ | R2 | 1     | 2    | 3    | 4      |
|    | LD           | F2    | 45+  | R3 | 2     | 3    | 4    | 5      |
|    | <b>MULTD</b> | F0    | F2   | F4 | 3     | 6    |      |        |
|    | SUBD         | F8    | F6   | F2 | 4     | 6    |      |        |
|    | DIVD         | F10   | F0   | F6 | 5     |      |      |        |
|    | ADDD         | F6    | F8   | F2 |       |      |      |        |

#### Functional unit status:

| • |      |       | CCSC | $\mathcal{O}_{\mathbf{I}}$ | 2   | 1 0   | 1 0 | <b>1</b> J. | 1 10. |   |
|---|------|-------|------|----------------------------|-----|-------|-----|-------------|-------|---|
|   | Busy | Op    | Fi   | Fj                         | Fk  | Qj    | Qk  | Rj          | Rk    | _ |
|   | No   |       |      |                            |     |       |     |             |       |   |
|   | No   |       |      |                            |     |       |     |             |       |   |
|   | Yes  | Multd | P36  | P34                        | P4  |       |     | Yes         | Yes   |   |
|   | Yes  | Sub   | P38  | P32                        | P34 |       |     | Yes         | Yes   |   |
|   | Yes  | Divd  | P40  | P36                        | P32 | Mult1 |     | No          | Yes   |   |

S2

FU FU Fi?

Fk?

9 Mult1 1 Add Divide

### Register Rename and Result

Time Name

Int1 Int2

| Clock |    | F0  | <i>F2</i> | <i>F4</i> | <i>F6</i> | F8  | <i>F10</i> | <i>F12</i> | ••• | <i>F30</i> |
|-------|----|-----|-----------|-----------|-----------|-----|------------|------------|-----|------------|
| 7     | FU | P36 | P34       | P4        | P32       | P38 | P40        | P12        |     | P30        |

dest

S1

| In | struction    | ı sta | tus: |    |       | Read | Exec | Write  |
|----|--------------|-------|------|----|-------|------|------|--------|
|    | Instruction  | n     | j    | k  | Issue | Oper | Comp | Result |
| 4  | LD           | F6    | _34+ | R2 | 1     | 2    | 3    | 4      |
|    | LD           | F2    | 45+  | R3 | 2     | 3    | 4    | 5      |
|    | <b>MULTD</b> | F0    | F2   | F4 | 3     | 6    |      |        |
|    | SUBD         | F8    | F6   | F2 | 4     | 6    | 8    |        |
|    | DIVD         | F10   | F0   | F6 | 5     |      |      |        |
|    | ADDD         | F6    | F8   | F2 |       |      |      |        |

### Functional unit status:

| unu siaius. |      |       | uesi | $\mathcal{O}I$ | 132 | $I^{\prime}U$ | $I^*U$ | IJ. | I'' $K'$ |
|-------------|------|-------|------|----------------|-----|---------------|--------|-----|----------|
| Time Name   | Busy | Op    | Fi   | Fj             | Fk  | Qj            | Qk     | Rj  | Rk       |
| Int1        | No   |       |      |                |     |               |        |     |          |
| Int2        | No   |       |      |                |     |               |        |     |          |
| 8 Mult1     | Yes  | Multd | P36  | P34            | P4  |               |        | Yes | Yes      |
| 0 Add       | Yes  | Sub   | P38  | P32            | P34 |               |        | Yes | Yes      |
| Divide      | Yes  | Divd  | P40  | P36            | P32 | Mult1         |        | No  | Yes      |

FII

Fk2

## Register Rename and Result

| Clock |      | F0  | <i>F2</i> | <i>F4</i> | <i>F6</i> | F8  | <i>F10</i> | <i>F12</i> | ••• | <i>F30</i> |
|-------|------|-----|-----------|-----------|-----------|-----|------------|------------|-----|------------|
| 8     | FU [ | P36 | P34       | P4        | P32       | P38 | P40        | P12        |     | P30        |

dost

| In | struction    | ı sta | tus: |    |       | Read | Exec | Write  |
|----|--------------|-------|------|----|-------|------|------|--------|
|    | Instruction  | n     | j    | k  | Issue | Oper | Comp | Result |
| 4  | LD           | F6    | _34+ | R2 | 1     | 2    | 3    | 4      |
|    | LD           | F2    | 45+  | R3 | 2     | 3    | 4    | 5      |
|    | <b>MULTD</b> | F0    | F2   | F4 | 3     | 6    |      |        |
|    | SUBD         | F8    | F6   | F2 | 4     | 6    | 8    | 9      |
|    | DIVD         | F10   | F0   | F6 | 5     |      |      |        |
|    | ADDD         | F6    | F8   | F2 |       |      |      |        |

| $\boldsymbol{F}$ | unctional unit status: | •    |    | dest | SI | <i>S2</i> | FU | FU | Fj? | Fk? |
|------------------|------------------------|------|----|------|----|-----------|----|----|-----|-----|
|                  | Time Name              | Busy | Op | Fi   | Fj | Fk        | Qj | Qk | Rj  | Rk  |
|                  | Int1                   | No   |    |      |    |           |    |    |     |     |
|                  | Int2                   | No   |    |      |    |           |    |    |     |     |

Multd P36 Yes P34 P4 Yes Yes No Yes Divd P40 P36 P32 Mult1 No Yes

## Register Rename and Result

7 Mult1

Add

Divide

| Clock |    | F0  | <i>F2</i> | <i>F4</i> | <i>F6</i> | F8  | <i>F10</i> | <i>F12</i> | ••• | <i>F30</i> |
|-------|----|-----|-----------|-----------|-----------|-----|------------|------------|-----|------------|
| 9     | FU | P36 | P34       | P4        | P32       | P38 | P40        | P12        |     | P30        |

| In  | struction  | n sta | tus: |    |       | Read | Exec | Write  |
|-----|------------|-------|------|----|-------|------|------|--------|
|     | Instructio | n     | j    | k  | Issue | Oper | Comp | Result |
| -(1 | LD         | F6    | _34+ | R2 | 1     | 2    | 3    | 4      |
|     | LD         | F2    | 45+  | R3 | 2     | 3    | 4    | 5      |
|     | MULTD      | F0    | F2   | F4 | 3     | 6    |      |        |
|     | SUBD       | F8    | F6   | F2 | 4     | 6    | 8    | 9      |
|     | DIVD       | F10   | F0   | F6 | 5     |      |      |        |
|     | ADDD       | F6    | F8   | F2 | 10    |      |      |        |

#### Functional unit status:

| 'unit status: | •    |       | dest | S1  | <i>S2</i>  | FU     | FU    | Fj?   |  |
|---------------|------|-------|------|-----|------------|--------|-------|-------|--|
| Time Name     | Busy | Op    | Fi   | Fj  | Fk         | Qj     | Qk    | Rj    |  |
| Int1          | No   |       |      |     |            |        |       |       |  |
| Int2          | No   |       |      |     | <b>\</b> W | 'AR Ho | azard | gone! |  |
| 6 Mult1       | Yes  | Multd | P36  | P34 | <b>P4</b>  |        |       | Yes   |  |
| Add           | Yes  | Addd  | P42  | P38 | P 4        |        |       | Yes   |  |
| Divide        | Yes  | Divd  | P40  | P36 | P32        | Mult1  |       | No    |  |
|               |      |       |      |     |            |        |       |       |  |

Fk? Rk

Yes

Yes

Yes

| Clock |    | F0  | <i>F2</i> | <i>F4</i> | <i>F6</i> | F8  | <i>F10</i> | <i>F12</i> | ••• | <i>F30</i> |
|-------|----|-----|-----------|-----------|-----------|-----|------------|------------|-----|------------|
| 10    | FU | P36 | P34       | P4        | P42       | P38 | P40        | P12        |     | P30        |

- Notice that P32 not listed in Rename Table
  - Still live. Must not be reallocated by accident

| In | struction    | n sta | tus:        |    |       | Read | Exec | Write  |
|----|--------------|-------|-------------|----|-------|------|------|--------|
|    | Instruction  | n     | j           | k  | Issue | Oper | Comp | Result |
| 4  | LD           | F6    | <u>3</u> 4+ | R2 | 1     | 2    | 3    | 4      |
|    | LD           | F2    | 45+         | R3 | 2     | 3    | 4    | 5      |
|    | <b>MULTD</b> | F0    | F2          | F4 | 3     | 6    |      |        |
|    | SUBD         | F8    | F6          | F2 | 4     | 6    | 8    | 9      |
|    | DIVD         | F10   | F0          | F6 | 5     |      |      |        |
|    | ADDD         | F6    | F8          | F2 | 10    | 11   |      |        |

### Functional unit status:

| • |      |       | CICSI | $\mathcal{O}_{\mathbf{I}}$ | 22  | 1 0   | 1 0 | <b>1</b> J. | 1 10. |
|---|------|-------|-------|----------------------------|-----|-------|-----|-------------|-------|
| _ | Busy | Op    | Fi    | Fj                         | Fk  | Qj    | Qk  | Rj          | Rk    |
|   | No   |       |       |                            |     |       |     |             |       |
|   | No   |       |       |                            |     |       |     |             |       |
|   | Yes  | Multd | P36   | P34                        | P4  |       |     | Yes         | Yes   |
|   | Yes  | Addd  | P42   | P38                        | P34 |       |     | Yes         | Yes   |
|   | Yes  | Divd  | P40   | P36                        | P32 | Mult1 |     | No          | Yes   |

FU FU Fi?

Fk?

S1 S2

### Register Rename and Result

Time Name

Int1 Int2 5 Mult1 2 Add

Divide

| Clock |      | F0  | <i>F2</i> | <i>F4</i> | <i>F6</i> | F8  | <i>F10</i> | <i>F12</i> | ••• | <i>F30</i> |
|-------|------|-----|-----------|-----------|-----------|-----|------------|------------|-----|------------|
| 11    | FU [ | P36 | P34       | P4        | P42       | P38 | P40        | P12        |     | P30        |

dest

| In | struction    | n sta | tus: |    |       | Read | Exec | Write  |
|----|--------------|-------|------|----|-------|------|------|--------|
|    | Instruction  | n     | j    | k  | Issue | Oper | Comp | Result |
| 4  | LD           | F6    | 34+  | R2 | 1     | 2    | 3    | 4      |
|    | LD           | F2    | 45+  | R3 | 2     | 3    | 4    | 5      |
|    | <b>MULTD</b> | F0    | F2   | F4 | 3     | 6    |      |        |
|    | SUBD         | F8    | F6   | F2 | 4     | 6    | 8    | 9      |
|    | DIVD         | F10   | F0   | F6 | 5     |      |      |        |
|    | ADDD         | F6    | F8   | F2 | 10    | 11   |      |        |

| Functi | ional | ' unit | status: |
|--------|-------|--------|---------|
| _ ,    | ~     |        | ~       |

| i unii siaius. |      |       | uesi | $\mathcal{O}I$ | 52  | $I^*U$ | I'U | IJ: | I'K! |
|----------------|------|-------|------|----------------|-----|--------|-----|-----|------|
| Time Name      | Busy | Op    | Fi   | Fj             | Fk  | Qj     | Qk  | Rj  | Rk   |
| Int1           | No   |       |      |                |     |        |     |     |      |
| Int2           | No   |       |      |                |     |        |     |     |      |
| 4 Mult1        | Yes  | Multd | P36  | P34            | P4  |        |     | Yes | Yes  |
| 1 Add          | Yes  | Addd  | P42  | P38            | P34 |        |     | Yes | Yes  |
| Divide         | Yes  | Divd  | P40  | P36            | P32 | Mult1  |     | No  | Yes  |

FII

FII

Fk2

| Clock |      | F0  | <i>F2</i> | <i>F4</i> | <i>F6</i> | F8  | <i>F10</i> | <i>F12</i> | ••• | F30 |
|-------|------|-----|-----------|-----------|-----------|-----|------------|------------|-----|-----|
| 12    | FU [ | P36 | P34       | P4        | P42       | P38 | P40        | P12        |     | P30 |

| In | struction    | n sta | tus: |    |       | Read | Exec | Write  |
|----|--------------|-------|------|----|-------|------|------|--------|
|    | Instruction  | n     | j    | k  | Issue | Oper | Comp | Result |
| 4  | LD           | F6    | 34+  | R2 | 1     | 2    | 3    | 4      |
|    | LD           | F2    | 45+  | R3 | 2     | 3    | 4    | 5      |
|    | <b>MULTD</b> | F0    | F2   | F4 | 3     | 6    |      |        |
|    | SUBD         | F8    | F6   | F2 | 4     | 6    | 8    | 9      |
|    | DIVD         | F10   | F0   | F6 | 5     |      |      |        |
|    | ADDD         | F6    | F8   | F2 | 10    | 11   | 13   |        |

| Functional un | nii status: |
|---------------|-------------|
|---------------|-------------|

| l unit status: | •    |       | dest | S1  | <i>S2</i> | FU    | FU | Fj? | Fk? |
|----------------|------|-------|------|-----|-----------|-------|----|-----|-----|
| Time Name      | Busy | Op    | Fi   | Fj  | Fk        | Qj    | Qk | Rj  | Rk  |
| Int1           | No   |       |      |     |           |       |    |     |     |
| Int2           | No   |       |      |     |           |       |    |     |     |
| 3 Mult1        | Yes  | Multd | P36  | P34 | P4        |       |    | Yes | Yes |
| 0 Add          | Yes  | Addd  | P42  | P38 | P34       |       |    | Yes | Yes |
| Divide         | Yes  | Divd  | P40  | P36 | P32       | Mult1 |    | No  | Yes |

## Register Rename and Result

| Clock |    | F0  | <i>F2</i> | <i>F4</i> | <i>F6</i> | F8  | <i>F10</i> | <i>F12</i> | ••• | <i>F30</i> |
|-------|----|-----|-----------|-----------|-----------|-----|------------|------------|-----|------------|
| 13    | FU | P36 | P34       | P4        | P42       | P38 | P40        | P12        |     | P30        |

| In | struction    | n sta | tus: |    |       | Read | Exec | Write  |
|----|--------------|-------|------|----|-------|------|------|--------|
|    | Instruction  | n     | j    | k  | Issue | Oper | Comp | Result |
| -  | LD           | F6    | _34+ | R2 | 1     | 2    | 3    | 4      |
|    | LD           | F2    | 45+  | R3 | 2     | 3    | 4    | 5      |
|    | <b>MULTD</b> | F0    | F2   | F4 | 3     | 6    |      |        |
|    | SUBD         | F8    | F6   | F2 | 4     | 6    | 8    | 9      |
|    | DIVD         | F10   | F0   | F6 | 5     |      |      |        |
|    | ADDD         | F6    | F8   | F2 | 10    | 11   | 13   | 14     |

### Functional unit status:

| l unit status: |      |       |     |     | <i>S2</i> | FU    | FU | Fj? | Fk? |
|----------------|------|-------|-----|-----|-----------|-------|----|-----|-----|
| Time Name      | Busy | Op    | Fi  | Fj  | Fk        | Qj    | Qk | Rj  | Rk  |
| Int1           | No   |       |     |     |           |       |    |     |     |
| Int2           | No   |       |     |     |           |       |    |     |     |
| 2 Mult1        | Yes  | Multd | P36 | P34 | P4        |       |    | Yes | Yes |
| Add            | No   |       |     |     |           |       |    |     |     |
| Divide         | Yes  | Divd  | P40 | P36 | P32       | Mult1 |    | No  | Yes |

| Clock |    |     |     |    |     |     |     |     | <i>F30</i> |
|-------|----|-----|-----|----|-----|-----|-----|-----|------------|
| 14    | FU | P36 | P34 | P4 | P42 | P38 | P40 | P12 | P30        |

| In | struction    | n sta | tus: |    |       | Read | Exec | Write  |
|----|--------------|-------|------|----|-------|------|------|--------|
|    | Instruction  | n     | j    | k  | Issue | Oper | Comp | Result |
| 4  | LD           | F6    | 34+  | R2 | 1     | 2    | 3    | 4      |
|    | LD           | F2    | 45+  | R3 | 2     | 3    | 4    | 5      |
|    | <b>MULTD</b> | F0    | F2   | F4 | 3     | 6    |      |        |
|    | SUBD         | F8    | F6   | F2 | 4     | 6    | 8    | 9      |
|    | DIVD         | F10   | F0   | F6 | 5     |      |      |        |
|    | ADDD         | F6    | F8   | F2 | 10    | 11   | 13   | 14     |

#### Functional unit status:

|           |      |       | CCSC | ~ - | ~ - |       |    | <i>- j</i> · | <b>-</b> |
|-----------|------|-------|------|-----|-----|-------|----|--------------|----------|
| Time Name | Busy | Op    | Fi   | Fj  | Fk  | Qj    | Qk | Rj           | Rk       |
| Int1      | No   |       |      |     |     |       |    |              |          |
| Int2      | No   |       |      |     |     |       |    |              |          |
| 1 Mult1   | Yes  | Multd | P36  | P34 | P4  |       |    | Yes          | Yes      |
| Add       | No   |       |      |     |     |       |    |              |          |
| Divide    | Yes  | Divd  | P40  | P36 | P32 | Mult1 |    | No           | Yes      |

S1 S2 FU FU Fi?

Fk?

## Register Rename and Result

| Clock |    | F0  | <i>F2</i> | <i>F4</i> | <i>F6</i> | F8  | <i>F10</i> | <i>F12</i> | ••• | F30 |
|-------|----|-----|-----------|-----------|-----------|-----|------------|------------|-----|-----|
| 15    | FU | P36 | P34       | P4        | P42       | P38 | P40        | P12        |     | P30 |

dest

| In  | struction   | n sta | tus: |    |       | Read | Exec | Write  |
|-----|-------------|-------|------|----|-------|------|------|--------|
|     | Instruction | n     | j    | k  | Issue | Oper | Comp | Result |
| -(1 | LD          | F6    | _34+ | R2 | 1     | 2    | 3    | 4      |
|     | LD          | F2    | 45+  | R3 | 2     | 3    | 4    | 5      |
|     | MULTD F0    |       | F2   | F4 | 3     | 6    | 16   |        |
|     | SUBD        | F8    | F6   | F2 | 4     | 6    | 8    | 9      |
|     | DIVD        | F10   | F0   | F6 | 5     |      |      |        |
|     | ADDD        | F6    | F8   | F2 | 10    | 11   | 13   | 14     |

|   |       | , •   | • ,      | 1 1      |
|---|-------|-------|----------|----------|
| H | บทกา  | ากทกเ | ' 11111T | CTATIIC' |
|   | muuuu | ionai | unu      | status:  |
|   |       |       |          |          |

| l unit status: |      |       | dest | S1  | <i>S2</i> | FU    | FU | Fj? | Fk? |
|----------------|------|-------|------|-----|-----------|-------|----|-----|-----|
| Time Name      | Busy | Op    | Fi   | Fj  | Fk        | Qj    | Qk | Rj  | Rk  |
| Int1           | No   |       |      |     |           |       |    |     |     |
| Int2           | No   |       |      |     |           |       |    |     |     |
| 0 Mult1        | Yes  | Multd | P36  | P34 | P4        |       |    | Yes | Yes |
| Add            | No   |       |      |     |           |       |    |     |     |
| Divide         | Yes  | Divd  | P40  | P36 | P32       | Mult1 |    | No  | Yes |

| Clock |      | F0  | <i>F2</i> | <i>F4</i> | <i>F6</i> | F8  | <i>F10</i> | <i>F12</i> | ••• | F30 |
|-------|------|-----|-----------|-----------|-----------|-----|------------|------------|-----|-----|
| 16    | FU [ | P36 | P34       | P4        | P42       | P38 | P40        | P12        |     | P30 |

| In  | struction      | ı sta | tus: |    |       | Read | Exec | Write  |
|-----|----------------|-------|------|----|-------|------|------|--------|
|     | Instruction    | n     | j    | k  | Issue | Oper | Comp | Result |
| -(1 | LD             | F6    | _34+ | R2 | 1     | 2    | 3    | 4      |
|     | LD F2 MULTD F0 |       | 45+  | R3 | 2     | 3    | 4    | 5      |
|     |                |       | F2   | F4 | 3     | 6    | 16   | 17     |
|     | SUBD           | F8    | F6   | F2 | 4     | 6    | 8    | 9      |
|     | DIVD           | F10   | F0   | F6 | 5     |      |      |        |
|     | ADDD           | F6    | F8   | F2 | 10    | 11   | 13   | 14     |

### Functional unit status:

| Time Name | Busy | Ор   | Fi  | Fj  | Fk  | Qj    | Qk | Řj  | Rk  |
|-----------|------|------|-----|-----|-----|-------|----|-----|-----|
| Int1      | No   |      |     |     |     |       |    |     |     |
| Int2      | No   |      |     |     |     |       |    |     |     |
| Mult1     | No   |      |     |     |     |       |    |     |     |
| Add       | No   |      |     |     |     |       |    |     |     |
| Divide    | Yes  | Divd | P40 | P36 | P32 | Mult1 |    | Yes | Yes |

dest S1 S2 FU FU Fj?

Fk?

| Clock |      | F0  | <i>F2</i> | <i>F4</i> | <i>F6</i> | F8  | <i>F10</i> | <i>F12</i> | ••• | F30 |
|-------|------|-----|-----------|-----------|-----------|-----|------------|------------|-----|-----|
| 17    | FU [ | P36 | P34       | P4        | P42       | P38 | P40        | P12        |     | P30 |

| In  | struction   | n sta | tus: |    |       | Read | Exec | Write  |
|-----|-------------|-------|------|----|-------|------|------|--------|
|     | Instruction | n     | j    | k  | Issue | Oper | Comp | Result |
| -(1 | LD          | F6    | _34+ | R2 | 1     | 2    | 3    | 4      |
|     | LD          | F2    | 45+  | R3 | 2     | 3    | 4    | 5      |
|     | MULTD F0    |       | F2   | F4 | 3     | 6    | 16   | 17     |
|     | SUBD        | F8    | F6   | F2 | 4     | 6    | 8    | 9      |
|     | DIVD        | F10   | F0   | F6 | 5     | 18   |      |        |
|     | ADDD        | F6    | F8   | F2 | 10    | 11   | 13   | 14     |

### Functional unit status:

| Time Name | Busy | Op   | Fi  | Fj  | Fk  | Qj    | Qk | Ŕj  | Rk  |
|-----------|------|------|-----|-----|-----|-------|----|-----|-----|
| Int1      | No   |      |     |     |     |       |    |     |     |
| Int2      | No   |      |     |     |     |       |    |     |     |
| Mult1     | No   |      |     |     |     |       |    |     |     |
| Add       | No   |      |     |     |     |       |    |     |     |
| 40 Divide | Yes  | Divd | P40 | P36 | P32 | Mult1 |    | Yes | Yes |

dest S1 S2 FU FU Fj?

| Clock |    | F0  | <i>F2</i> | <i>F4</i> | <i>F6</i> | F8  | <i>F10</i> | <i>F12</i> | ••• | F30 |
|-------|----|-----|-----------|-----------|-----------|-----|------------|------------|-----|-----|
| 18    | FU | P36 | P34       | P4        | P42       | P38 | P40        | P12        |     | P30 |